This letter presents a high performance encryptor/decryptor core of the Advanced Encryption Standard (AES). The proposed architecture is implemented on a single-chip FPGA using a fully pipelined approach. The results obtained show that our design offers up to 25.06% less area and yields up to 27.23% higher throughput than the fastest AES FPGA implementations reported to date.

Introduction: Rijndael block cipher algorithm was chosen by NIST as the new Advanced Encryption Standard (AES) [1, 2]. The AES encryption and decryption processes definitions are not identical [2]. This characteristic poses a challenge for efficient AES encryptor/decryptor core hardware implementations, as the implementation of a separate architecture for encryption and decryption processes would imply costly area requirements. On the other hand, while efficient hardware implementation was one of the main evaluation criteria for selecting the AES winner, few FPGA encryption designs have been reported to date [3-7], and not all of them implement encryptor/decryptor cores [7]. In this letter a fully pipelined AES encryptor/decryptor core is presented. First a description of the AES algorithm and proposed optimizations are discussed, and then performance results are presented and compared with previous reported designs.

The AES algorithm: Figure 1 shows the encryption architecture of the AES cipher algorithm for encrypting one 128-bit block of data using a 128-bit user key. The algorithm treats the input 128-bit block as a group of 16 bytes organized in a 4×4 matrix called State matrix. The algorithm consists of an initial transformation, followed by a main loop where nine iterations called rounds are executed. Each
round is composed of a sequence of four transformations: Byte Substitution (BS),
ShiftRows (SR), MixColumns (MC) and AddRoundKey (ARK). For each round
of the main loop, a round key is derived from the original key through a process
called Key Scheduling. Finally, a last round consisting of three transformations,
BS, SR and ARK, is executed. The AES decryption algorithm operates similarly
by applying the inverse of all the transformations described above in reverse
order. In the rest of this section we will briefly describe the four AES rounds
transformations BS, SR, MC and ARK.

**ByteSubstitution (BS):** Each input byte of the State matrix is independently
replaced by another byte from a look-up table called S-box. The AES S-box is a
256-entry table composed of two transformations: First each input byte is replaced
with its multiplicative inverse in $GF(2^8)$ with the element \{00\} being mapped
onto itself; followed by an affine transformation over $GF(2)$ [1, 2]. For
decryption, inverse S-box is obtained by applying inverse affine transformation
followed by multiplicative inversion in $GF(2^8)$ [2].

**ShiftRows (SR):** is a cyclic shift operation where each row is rotated cyclically to
the left using 0,1,2 and 3-byte offset for encryption while for decryption, rotation
is applied to the right.

**MixColumns (MC):** In this transformation each column of the State matrix is
multiplied by a constant fixed matrix as follows,

$$
\begin{bmatrix}
  c_{0,i}' \\
  c_{1,i}' \\
  c_{2,i}' \\
  c_{3,i}'
\end{bmatrix} =
\begin{bmatrix}
  02 & 03 & 01 & 01 \\
  01 & 02 & 03 & 01 \\
  01 & 01 & 02 & 03 \\
  03 & 01 & 01 & 02
\end{bmatrix}
\begin{bmatrix}
  c_{0,i} \\
  c_{1,i} \\
  c_{2,i} \\
  c_{3,i}
\end{bmatrix}
$$

(1)

Where the two column vectors above represent the i-esime column of the State
matrix and the i-esime column of the transformed MC State matrix, for $i = 0, 1, 2,$
3, respectively. Similarly, for the decryption process, we compute Inverse
MixColumns, by multiplying each column of the State matrix by a constant fixed matrix as shown below

\[
\begin{bmatrix}
    c'_{0,i} \\
    c'_{1,i} \\
    c'_{2,i} \\
    c'_{3,i}
\end{bmatrix} = \begin{bmatrix}
    0E & 0B & 0D & 09 \\
    09 & 0E & 0B & 0D \\
    0D & 09 & 0E & 0B \\
    0B & 0D & 09 & 0E
\end{bmatrix} \begin{bmatrix}
    c_{0,i} \\
    c_{1,i} \\
    c_{2,i} \\
    c_{3,i}
\end{bmatrix}
\] (2)

AddRoundKey (ARK): The output of MC is XOR-ed with the corresponding round sub-key derived from the user key. The ARK step is essentially the same for encryption and decryption processes.

Design: A pipelined approach for the AES algorithm implementation is shown in Figure 2. Keys are generated and fed to each round. After 10 cycles, encrypted 128-bit data blocks appear at each clock cycle. As it has been already mentioned, the encryption and decryption processes of AES are not symmetric. Therefore, the inverse of each step must be implemented separately for decryption. This approach is usually not practical as it implies the allocation of large amounts of memory. In order to alleviate the area requirements for an AES encryptor/decryptor core, we propose the following design optimizations for FPGA implementations:

S-box and Inverse S-box implementation: Both of them, the S-box and the inverse S-box may be computed by implementing the affine (AF) and Inverse affine (IAF) transformations together with a look-up table for Multiplicative Inverse (MI). In this way, the combination MI + AF provides S-box for encryption, while IAF + MI computes the Inverse S-box needed for decryption. An additional multiplexer block is used to switch the data path for encryption/decryption. This approach is advantageous since the same look-up table can be reused for encryption and decryption.
**MC and IMC Implementation:** MC for encryption can be computed efficiently by using only 3 steps [1]: a sum step, a doubling step and a final sum step. Let the elements of State matrix’s column one be \(a[0], a[1], a[2]\) and \(a[3]\) and let \(k[0], k[1], k[2]\) and \(k[3]\) represent the first, second, third and fourth bytes of a 4-byte key block, respectively. Then the transformed MC column \(a'[0], a'[1], a'[2]\) and \(a'[3]\) can be efficiently obtained by computing

\[
\begin{array}{c}
\nu = a[0] \oplus a[2] \oplus a[3] \\
\nu = a[0] \oplus a[1] \oplus a[3] \\
\nu = a[0] \oplus a[1] \oplus a[2]
\end{array}
\begin{array}{c}
x_{t_{0}} = \text{xtime}(a[0]) \\
x_{t_{1}} = \text{xtime}(a[1]) \\
x_{t_{2}} = \text{xtime}(a[2]) \\
x_{t_{3}} = \text{xtime}(a[3])
\end{array}
\begin{array}{c}
a'[0] = k[0] \oplus \nu \oplus x_{t_{0}} \oplus x_{t_{1}}; \\
a'[1] = k[1] \oplus \nu \oplus x_{t_{1}} \oplus x_{t_{2}}; \\
a'[2] = k[2] \oplus \nu \oplus x_{t_{2}} \oplus x_{t_{3}}; \\
a'[3] = k[3] \oplus \nu \oplus x_{t_{3}} \oplus x_{t_{0}}.
\end{array}
\tag{3}
\]

Where \(\text{xtime}(\nu)\) represents the finite field multiplication of \(02 \times \nu\), and \(02\) stands for the constant polynomial \(x\) in \(GF(2^8)\). Notice also that in the above equation we have embedded for efficiency reasons, the ARK transformation into the MC step.

The same strategy utilized above for MC would yield seven steps to compute IMC (four sum steps and three doubling steps). The complexity difference is due to the fact that coefficients in equation (2) have a higher Hamming weight than the ones in equation (1). We overcome this drawback by observing that it should exist a 4×4 byte matrix \(D(x)\) in \(GF(2^8)\) such that,

\[
\begin{bmatrix}
0E & 0B & 0D & 09 \\
09 & 0E & 0B & 0D \\
0D & 09 & 0E & 0B \\
0B & 0D & 09 & 0E
\end{bmatrix}
= \begin{bmatrix}
02 & 03 & 01 & 01 \\
01 & 02 & 03 & 01 \\
01 & 01 & 02 & 03 \\
03 & 01 & 01 & 02
\end{bmatrix}
\begin{bmatrix}
d_0,0 \\
d_1,0 \\
d_2,0 \\
d_3,0
\end{bmatrix}
\tag{4}
\]

Using the fact that both constant matrixes in equation (4) are the inverse of each other in the field \(F = GF(2^8)\) generated by the irreducible polynomial \(m(x) = x^8 + x^4 + x^3 + x + 1\) [2]. It can be easily proved that equation (4) has a unique solution in the finite field \(F\) given by: \(d_{0,0} = 5; d_{1,0} = 0; d_{2,0} = 4; d_{3,0} = 0\). Where \(d_{i,0}, i = 0, 1, 2, 3\) represent the four coefficients of the first column of \(D(x)\). Hence, equation (4) can be rewritten as,
The above equation suggests an efficient way to compute IMC by reusing the MC transformation to obtain the IMC constant matrix. This is useful since the second matrix in the right side of equation (5) has considerably less Hamming weight than the original constant matrix for IMC. A small modification (ModM) is therefore introduced before MC+ARK steps for decryption. Figure 3 shows the proposed architecture for AES encryption/decryption processes using the following data path,

*Encryption*:  MI + AF + SR + MC + ARK

*Decryption*:  ISR + IAF + MI + ModM + MC + ARK

**Performance Results**: The design shown in figure 3, was implemented on a XCV2600E Xilinx Virtex-E FPGA device. The implementation occupies 80 BRAMs (43 %), 386 I/O Blocks (48 %) and 5677 slices (22.3 %). Table 1 details the total area required for each block shown in figure 3. The design uses a system clock of 34.2 MHz and the data is processed at a rate of 4121 Mbits/sec.

As is shown in Table 2, the results obtained compare quite favorably with existing FPGA implementations The area requirements have been reduced up to 25.06% while the expected throughput has been increased more than 27.23% compared to the fastest FPGA design reported to date ([3]).

**Conclusions**: In this letter, a highly optimized fully pipelined AES encryptor/decryptor core architecture has been presented. The total number of slices required by the design are 5677 while achieved throughput is 4121
Mbits/sec. Future work includes possible improvements of the design’s performance figures by using different optimization techniques.

References


Authors’ Affiliations:
F. Rodriguez-Henríquez, N. A. Saqib and A. Díaz-Pérez (Computer Science Section, CINVESTAV-IPN, Av. IPN No. 2508, 07360 México D.F.)
E-mail: francisco@cs.cinvestav.mx

Table Captions:
Table 1: Area requirements for AES encryption/decryption.
Table 2. AES algorithm FPGA implementation.
<table>
<thead>
<tr>
<th>Block</th>
<th>CLB Slices</th>
<th>BRAMs</th>
</tr>
</thead>
<tbody>
<tr>
<td>KeyBlock</td>
<td>1278</td>
<td></td>
</tr>
<tr>
<td>BS</td>
<td>-----</td>
<td>80</td>
</tr>
<tr>
<td>SR</td>
<td>-----</td>
<td>-----</td>
</tr>
<tr>
<td>Affine Transformation</td>
<td>80 x 10 = 800</td>
<td></td>
</tr>
<tr>
<td>Inverse Affine Transformation</td>
<td>64 x 10 = 640</td>
<td></td>
</tr>
<tr>
<td>MixColumn + ARK (combined)</td>
<td>152 x 9 = 1368</td>
<td></td>
</tr>
<tr>
<td>Modification (for decryption)</td>
<td>120 x 9 = 1080</td>
<td></td>
</tr>
<tr>
<td>ARK (1st + last round)</td>
<td>128</td>
<td></td>
</tr>
<tr>
<td>Misc. (Timing + I/O registers)</td>
<td>383</td>
<td></td>
</tr>
<tr>
<td><strong>Total</strong></td>
<td><strong>5677</strong></td>
<td><strong>80</strong></td>
</tr>
<tr>
<td>Device</td>
<td>CLB Slices</td>
<td>Throughput (Mbits/sec)</td>
</tr>
<tr>
<td>------------------------</td>
<td>------------</td>
<td>------------------------</td>
</tr>
<tr>
<td>Ichikawa et al [4]</td>
<td>VLSI</td>
<td>1950</td>
</tr>
<tr>
<td>Weeks et al [5]</td>
<td>VLSI</td>
<td>5163</td>
</tr>
<tr>
<td>Lutz et al [7]</td>
<td>VLSI</td>
<td>2260</td>
</tr>
<tr>
<td>Elbirt et al [6]</td>
<td>XCV1000</td>
<td>1940</td>
</tr>
<tr>
<td>McLoone et al [3]</td>
<td>XCV3200E</td>
<td>3239</td>
</tr>
<tr>
<td>This design</td>
<td>XCV2000E</td>
<td>4121</td>
</tr>
</tbody>
</table>
**Figure Captions:**

Fig.1. Basic algorithm flow.

Fig. 2. Pipeline approach for 128 bit Rijndael Encryption.

Fig. 3. Proposed AES implementation for a pipeline design.
Figure 2